# 8085 Memory Interfacing

Prepared by Dr. Hema N



# Types of Memory

- ROM
  - MROM
  - PROM
  - EPROM
  - EEPROM
- RAM
  - SRAM
  - DRAM

https://www.tutorialspoint.com/computer\_fundamentals/computer\_rom\_.htm



### Types of Memory

ROM stands for **Read Only Memory**. The memory from which we can only read but cannot write on it. This type of memory is non-volatile. The information is stored permanently in such memories during manufacture. A ROM stores such instructions that are required to start a computer. This operation is referred to as **bootstrap**. ROM chips are not only used in the computer but also in other electronic items like washing machine and microwave oven.

#### MROM (Masked ROM)

The very first ROMs were hard-wired devices that contained a pre-programmed set of data or instructions. These kind of ROMs are known as masked ROMs, which are inexpensive.

#### PROM (Programmable Read Only Memory)

PROM is read-only memory that can be modified only once by a user. The user buys a blank PROM and enters the desired contents using a PROM program. Inside the PROM chip, there are small fuses which are burnt open during programming. It can be programmed only once and is not erasable.

#### EPROM (Erasable and Programmable Read Only Memory)

EPROM can be erased by exposing it to ultra-violet light for a duration of up to 40 minutes.



### Types of Memory

# EEPROM (Electrically Erasable and Programmable Read Only Memory)

EEPROM is programmed and erased electrically. It can be erased and reprogrammed about ten thousand times. Both erasing and programming take about 4 to 10 ms (millisecond). In EEPROM, any location can be selectively erased and programmed. EEPROMs can be erased one byte at a time, rather than erasing the entire chip. Hence, the process of reprogramming is flexible but slow.

#### Advantages of ROM

The advantages of ROM are as follows -

- Non-volatile in nature
- Cannot be accidentally changed
- Cheaper than RAMs
- Easy to test
- More reliable than RAMs

#### Table showing the memory device size and corresponding address pins

| Size | Binary          | Decimal | Address pins | Address pin |
|------|-----------------|---------|--------------|-------------|
|      |                 |         |              | range       |
| 1K   | $2^{10}$        | 1024    | 10           | A0-A9       |
| 2K   | $2^{11}$        | 2048    | 11           | A0-A10      |
| 4K   | $2^{12}$        | 4096    | 12           | A0-A11      |
| 8K   | 2 <sup>13</sup> | 8192    | 13           | A0-A12      |
| 1M   | $2^{20}$        | 1048576 | 20           | A0-A19      |

Table showing the address range [starting address – ending address ]

| Size | Hex    | Example          | End Address |
|------|--------|------------------|-------------|
|      |        | Starting Address |             |
| 1K   | 400H   | 10000H           | 103FFH      |
| 4K   | 1000H  | 14000H           | 14FFFH      |
| 64K  | 10000H | 30000Н           | 3FFFFH      |

### Catalog listing of memory

| devices<br>Catalog<br>listing | Number of memory location | Bits per<br>mem. Loc | Device<br>name |
|-------------------------------|---------------------------|----------------------|----------------|
| 1K x 8                        | 1K                        | 8                    | 8K             |
| 16K x 1                       | 16K                       | 1                    | 16K            |
| 64K x 4                       | 64K                       | 4                    | 256K           |

### Table showing the EPROM part numbers and their details

| EPROM number | Details  | Number of Mem. | Address pins | Bits per mem.<br>Loc | Data pins |
|--------------|----------|----------------|--------------|----------------------|-----------|
|              |          | Locations      |              |                      |           |
| 2704         | 512 x 8  | 512            | 9            | 8                    | 8         |
| 2708         | 1K x 8   | 1K             | 10           | 8                    | 8         |
| 2716         | 2K x 8   | 2K             | 11           | 8                    | 8         |
| 2732         | 4K x 8   | 4K             | 12           | 8                    | 8         |
| 2764         | 8K x 8   | 8K             | 13           | 8                    | 8         |
| 27256        | 32K x 8  | 32K            | 15           | 8                    | 8         |
| 27512        | 64K x 8  | 64K            | 16           | 8                    | 8         |
| 271024       | 128K x 8 | 128K           | 17           | 8                    | 8         |

### Memory Chip structure



html

- It has n *input* address lines, therefore, the size of the memory is  $2^n$ .
- It has m data lines, and therefore can store m bits of data for each address.
- The main lines of control for the memory are
- WOTE IN WOLF is how C she processor is reading from the memory and the memory should be outputting data on its data lines.
- When 'WE is low, then the processor is writing data and the memory should be inputting data to store in the memory cells.
- If ^CS or ^CE or ^S is high, the data lines of the chip are disabled. It is if the chip is not even connected.
- When ^CS is low, the data lines are enabled http://faculty.etsu.edu/tarnoff/hmwk2150/chipslct/chipsldtor input or output based on the state of ^OE and ^WE.

# Decoder Logic in memory Interface

- 1KB memory chip interface with 8085
- \* the remaining the remaining address interfacing, address pins pins help becoded using the technique called "Address Decoding".





## Techniques for

decoding
i)Logic Gate Decoder (NOT gate decoder)

ii)Logic Gate Decoder (Simple NAND Gate decoder)

#### Line Decoder

- The 1-to-2 line decoder
- The dual 2-to-4 line decoder
- The 3-to-8 line decoder

https://deeprajbhujel.blogspot.com/2015/09/how-do-you-interface-8085-microprocesso r.html



### **NOT** gate

- Consider a system in which the available 64kb memory space is equally divided between EPROM and RAM. Interface the EPROM and RAM with 8085 processor.
  - Implement 32kb memory capacity of EPROM using single IC 27256.
  - 32kb RAM capacity is implemented using single IC 62256.
  - The 32kb memory requires 15 address lines and so the address lines A0
     A14 of the processor are connected to 15 address pins of both EPROM and RAM.
  - The unused address line A15 is used as to chip select. If A15 is 1, it select
- Inverter is used for selecting the
- The memorywood is both RAM and EPROM, so the low RD and WR pins of processor are connected to low WE and OE pins of memory respectively.
- The address range of EPROM will be 0000H to 7FFFH and that of RAM will be 7FFFH to FFFFH.





# NAND gate Decoder logic Interfacing



4KB memory Interface using NAND gate Address Range as follows:

https://deeprajbhujel.blogspot.com/2015/09/how-do-y ou- interface-8085-microprocessor.html

| 66  | D   | -3  |     |     | D-2 | 2  |    |    | D  | -1 |    |           | D  | -0 | -  |               |
|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|-----------|----|----|----|---------------|
| A15 | A14 | A13 | A12 | A11 | A10 | A9 | A8 | A7 | A6 | A5 | A4 | <b>A3</b> | A2 | A1 | A0 | Address Range |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0  | 0  | 0  | A000H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0  | 0  | 1  | A001H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0  | 1  | 0  | A002H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 0  | 1  | 1  | A003H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 1  | 0  | 0  | A004H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 1  | 0  | 1  | A005H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 1  | 1  | 0  | A006H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 0         | 1  | 1  | 1  | A007H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1         | 0  | 0  | 0  | A008H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1         | 0  | 0  | 1  | A009H         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1         | 0  | 1  | 0  | A00AH         |
| 1   | 0   | 1   | 0   | 0   | 0   | 0  | 0  | 0  | 0  | 0  | 0  | 1         | 0  | 1  | 1  | A00BH         |
| 1   | 0   | 1   | 0   | -   |     | 1  | 1  | -  | 1  | 1  | 1  | 1         | 1  | -  |    |               |
| 1   | 0   | 1   | 0   |     |     |    | 1  |    | 1  |    | 1  | 1         | 1  | -  |    | ***           |
| 1   | 0   | 1   | 0   | į   | 1   | 1  | 1  |    | 1  | 1  | 1  | 1         | 1  |    | -  | ***           |
| 1   | 0   | 1   | 0   | ji  | þ   | 1  | j, | 1  | 1  | 1  | j, | 1         | 1  | 1  |    | **            |
| 1   | 0   | 1   | 0   | į   | 1   | 1  |    |    | 1  | 1  | 1  | 1         | 1  |    |    | **            |
| 1   | 0   | 1   | 0   | -   | -   | -  | 1  | -  | 1  | -  | 1  | -         | 1  | -  | -  | **            |
| 1   | 0   | 1   | 0   | j   | B   | 1  | 1  | -  | 1  | 1  | 1  | 1         | 1  |    |    | **            |
| 1   | 0   | 1   | 0   | H   | B   | 1  | 1  | -  | 1  | 1  | 1  | 1         | 1  |    | -  | **            |
| 1   | 0   | 1   | 0   | -   |     | 1  | 1  |    | 1  | 1  | 1  | 1         | 1  | -  |    |               |
| 1   | 0   | 1   | 0   | 1   | 1   | 1  | 1  | 1  | 1  | 1  | 1  | 1         | 1  | 1  | 1  | AFFFH         |

# Tarin are will are

# to 4 decoder(74LS139) logic Memory Interface



|   | Inputs |   |   | Out | put            |                |
|---|--------|---|---|-----|----------------|----------------|
| E | В      | Α | _ | _   | Y <sub>2</sub> | Y <sub>3</sub> |
| 0 | 0      | 0 | 0 | 1   | 1              | 1              |
| 0 | 0      | 1 | 1 | 0   | 1              | 1              |
| 0 | 1      | 0 | 1 | 1   | 0              | 1              |
| 0 | 1      | 1 | 1 | 1   | 1              | 0              |
| 1 | X      | X | 1 | 1   | 1              | 1              |

- In 2x4 decoder, For given input, the outputs  $Y_0$  through  $Y_3$  are active high if enable input EN is active high (EN = 1).
- When (EN=0) and both inputs A and B are low
   (or A= B= 0), the output Y<sub>0</sub> will be active or LOW and all other outputs will be high.

### 2 to 4 decoder logic Memory

#### Interface

- Consider a system in which 32KB memory space is implemented using four numbers of 8KB memory. Interface the EPROM and RAM with 8085 processor.
  - The total memory capacity is 32KB. So, let two number of 8KB memory be EPROM and the remaining two numbers be RAM.
  - Each 8KB memory requires 13 address lines and so the address lines A0- A12 of the processor are connected to 13 address pins of all the memory.
  - The address lines and A13 A14 can be decoded using a 2-to-4 decoder to generate four chip select signals.
  - These four chip select signals can be used to select one of the four memory chips at any one time.
  - The address line A15 is used as enable for decoder.

The simplified schematic memory organization is shown.



### 2 to 4 decoder logic





### 2 to 4 decoder logic Memory

|                   |                                      | Binary address                            |                              |
|-------------------|--------------------------------------|-------------------------------------------|------------------------------|
| Device            | Decoder<br>enable/input              | Input to address pins of memory IC        | Hexa<br>address              |
|                   | A15 A14 A13                          | A12 A11 A10 A9 A8 A7 A6 A5 A4 A3 A2 A1 A0 |                              |
| 8kb<br>EPROM - 1  | 0 0 0<br>0 0 0<br>0 0 0<br><br>      | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0     | 0000<br>0001<br>0002         |
| 8kb<br>EPROM - 11 | 0 0 1<br>0 0 1<br>0 0 1<br>          | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0     | 2000<br>2001<br>2002         |
| 8kb<br>RAM - I    | 0 1 0<br>0 1 0<br>0 1 0<br><br>0 1 0 | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0     | 4000<br>4001<br>4002<br>5FFF |
| 8kb<br>RAM -11    | 0 1 1<br>0 1 1<br>0 1 1<br>          | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0     | 6000<br>6001<br>6002         |

The address allotted to each memory IC is shown in following table.

http://www.8085projects.info/Examples-of

Memory-Interfacing-Contd-Page3.html

# 2 to 4 decoder logic Memory Interface



|     |         | В      | Α   |     |      |    |      |      |        |        |     |     |     |    |      |               |
|-----|---------|--------|-----|-----|------|----|------|------|--------|--------|-----|-----|-----|----|------|---------------|
| GND | £       | Y      | 2   |     |      |    |      |      |        |        |     |     |     |    |      |               |
|     | Decoder | /Enabl | e   | 0   |      |    |      |      | Chip A | ddress |     |     |     |    |      |               |
| A15 | A14     | A13    | A12 | A11 | A10  | A9 | A8   | A7   | A6     | A5     | A4  | A3  | A2  | A1 | AO   | Address Range |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 0   | 0   | 0  | 0    | 2000H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 0   | 0   | 0  | 1    | 2001H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 0   | 0   | 1  | 0    | 2002H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 0   | 0   | 1  | 1    | 2003H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 0   | 1   | 0  | 0    | 2004H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 0   | 1   | 0  | 1    | 2005H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 0   | 1   | 1  | 0    | 2006H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 0   | 1   | 1  | 1    | 2007H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 1   | 0   | 0  | 0    | 2008H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 1   | 0   | 0  | 1    | 2009H         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 1   | 0   | 1  | 0    | 200AH         |
| 0   | 0       | 1      | 0   | 0   | 0    | 0  | 0    | 0    | 0      | 0      | 0   | 1   | 0   | 1  | 1    | 200BH         |
| 0   | 0       | 1      | 0   | -   |      | -  | (**) | -    | **     | (55)   | **  | **  | 377 |    | (**) | ***           |
| 0   | 0       | 1      | 0   | -   | 577  | -  | ***  | -    |        | (55)   | **  |     | 377 |    |      | **            |
| 0   | 0       | 1      | 0   | ==  | 377  | 1  | ***  | -    | **     | (55)   |     |     |     | -  |      | ***           |
| 0   | 0       | 1      | 0   | =   | 577  | I  | -    | -    |        | (55)   | *** | -   | -   | -  | -    | ***           |
| 0   | 0       | 1      | 0   | -   | 577  | -  | ***  | -    |        | (55)   | **  | **  | 277 |    |      | ***           |
| 0   | 0       | 1      | 0   | -   | 577  | I  | **   | -    | -      | 1550   |     |     | 377 | -  | -    | **            |
| 0   | 0       | 1      | 0   | -   | 5775 |    | ***  | -    |        | (55)   | *** | -   | 577 |    | (**) | ***           |
| 0   | 0       | 1      | 0   | = / | 5775 |    | ***  | -    |        | (55)   | *** | ==/ | 377 | -  |      | ***           |
| 0   | 0       | 1      | 0   | 77  | 577  | -  | (**) | 1000 | ***    | (55)   |     | ==/ | 377 |    | (**) | ***           |
| 0   | 0       | 1      | 0   | 1   | 1    | 1  | 1    | 1    | 1      | 1      | 1   | 1   | 1   | 1  | 1    | 2FFFH         |



# 3 to 8 decoder logic interface

The 3-to-8 Line Decoder (74LS138)



|          | :    | Inpu | ıts |     |    |   |   | _  | O4       |          |   |   |   |
|----------|------|------|-----|-----|----|---|---|----|----------|----------|---|---|---|
| E        | nabl | .e   | S   | ele | ct | _ | _ | _' | Out<br>_ | ւրս<br>_ | _ | _ | _ |
| GZA      | G2B  | Gl   | С   | В   | Α  | 0 | 1 | 2  | 3        | 4        | 5 | 6 | 7 |
|          | X    | X    | X   | X   | X  | 1 | 1 | 1  | 1        | 1        | 1 | 1 | 1 |
| X        |      | Χ    | Х   | X   | Х  | 1 | 1 | 1  | 1        | 1        | 1 | 1 | 1 |
| X        | X    | 0    | X   | X   | X  | 1 | 1 | 1  | 1        | 1        | 1 | 1 | 1 |
| 1        | O    | 1    | 0   | O   | 0  | 0 | 1 | 1  | 1        | 1        | 1 | 1 | 1 |
| 1        | Ü    | 1    | Ü   |     | 1  | 1 | 0 | 1  | 1        | 1        | 1 | 1 | 1 |
| 0        | Û    | 1    | Ü   |     | Û  | 1 | 1 | 0  | 1        | 1        | 1 | 1 | 1 |
| •        | O    |      | Ü   |     |    | 1 | 1 | 1  | Ü        | 1        | 1 | 1 | 1 |
| 0        | Û    | 1    |     | Û   | Û  | 1 | 1 | 1  | 1        | Ü        | 1 | 1 | 1 |
| 4        | Ü    |      |     | O   |    | 1 | 1 | 1  | 1        | 1        | 0 | 1 | 1 |
| <b>D</b> | 0    | 1    |     |     | 0  | 1 | 1 | 1  | 1        | 1        | 1 | 0 | 1 |
| Ó        | Û    | 1    |     |     |    | 1 | 1 | 1  | 1        | 1        | 1 | 1 | Û |



### 3 to 8 decoder logic

- Copsider af system in which the 64KB memory space is implemented using eight numbers of 8KB memory. Interface the EPROM and RAM with 8085 processor.
  - The total memory capacity is 64KB. So, let 4 numbers of 8Kb EPROM and 4 numbers of 8KB RAM.
  - Each 8kb memory requires 13 address lines. So the address line A0 - A12 of the processor are connected to 13address pins of all the memory chip.
  - The address lines A13, A14 and A15 are decoded using a 3to-8 coder to generate eight chip select signals. These eight chip select signals can be used to select one of the eight memories at any one time.
- The memory interfacing is shown in following figure.

http://www.8085projects.info/Examples-of-Memory-Interfacing-Contd-Page4\_.html



|                   |                 | Binary address |                 |                              |     |      |     |     |     |     |                |                |                |                |    | ,               |                      |
|-------------------|-----------------|----------------|-----------------|------------------------------|-----|------|-----|-----|-----|-----|----------------|----------------|----------------|----------------|----|-----------------|----------------------|
| Memory<br>IC chip | 1000            | npu            | The second      | Input to memory address pins |     |      |     |     |     |     |                |                |                |                |    | Hexa<br>address |                      |
|                   | A <sub>15</sub> | A,4            | A <sub>13</sub> | A12                          | A   | A,0  | A,  | Ag  | Α,  | A6  | A <sub>5</sub> | A <sub>4</sub> | A <sub>3</sub> | A <sub>2</sub> | A, | A <sub>0</sub>  |                      |
| EPROM 1           | 000             | 000            | 000             | 000                          | 000 | 000  | 000 | 000 | 000 | 000 | 000            | 000            | 000            | 000            | 0  | 010             | 0000<br>0001<br>0002 |
|                   | 1               | :              | :               | :                            |     | :    |     | : . | :   | :   | :              |                | . :            |                | ÷  | : }             |                      |
|                   | · ò             | ò              | Ò               | i                            | i   | i    | i   | i   | j   | i   | i              | i              | i              | i              | i  | i               | 1FFF                 |
| EPROM 11          | 000             | 000            | 1               | 000                          | 000 | 0000 | 000 | 000 | 000 | 000 | 000            | 000            | 000            | 0000           | 0  | 010             | 2000<br>2001<br>2002 |
|                   | 1:              | : .            | :               | :                            | 1   | :    |     | :   | :   | :   | :              | :              | 1              | :              | :  | :               | :                    |
|                   | Ò               | Ò              | i               | i                            | i   | i    | j   | i   | i   | i   | i              | i              | i              | i              | i  | i               | 3FFF                 |
| EPROM III         | 000             | 1              | 0               | 0                            | 0   | 000  | 000 | 000 | 000 | 000 | 000            | 000            | 000            | 000            | 0  | 010             | 4000<br>4001<br>4002 |
| × .               | :               | :              | :               | :                            | 1   | :    | :   | :   | 1   | :   | :              | :              | :              | :              | :  | :               | :                    |
|                   | ò               | j              | ò               | i                            | i   | i    | i   | i   | i   | i   | i              | i              | i              | i              | i  | i               | 5FFF                 |

https://www.sli s hare.net/Srikrisl a Thota/8085interfacing-with memory-chips-58311824

| EPROM-IV | 0000    | 1     | 1       | 0 0 0   | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 : | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 000  | 000     | 000     | 000     | 0 0 : 1 | 0000:1    | 0 0 1 : 1 | 0 :     | 6000<br>6001<br>6002<br>: |   |
|----------|---------|-------|---------|---------|-----------------------------------------|-------|-----------------------------------------|------|---------|---------|---------|---------|-----------|-----------|---------|---------------------------|---|
| RAM I    | 1       | 0000  | 0000    | 0 0 0 : | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 : | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0000 | 0000    | 000 : 1 | 000     | 000 : 1 | 0000 :: 1 | 0 0 1 : 1 | 0       | 8000<br>8001<br>8002<br>: |   |
| RAM II   | 1 1 : : | 0000  | 1 : . i | 0 0     | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 : | 0 0 0                                   | 000  | 000     | 000 : 1 | 0 0     | 0 0     | 0000      | 0 0 1 : 1 | 0 1 0 : | A000<br>A001<br>A002<br>: |   |
| RAM III  | 1       | 1 0 : | 0 0 0 0 | 0 0 0   | 0000                                    | 000 : | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 000  | 0 0 0 : | 0000:1  | 0 0 0 : | 000     | 0 0 1 :   | 0000      | 0 1 0   | C000<br>C001<br>C002<br>: | _ |
| RAM (V   | 1       | 1 1 : | 1       | 0       | 0 0 :                                   | 0000  | 0 0<br>0 0<br>0 0<br>: :                | 000  | 0000    | 0000    | 00001   | 000     | 0 0 0     | 0 0 1 : 1 | 01      | E000<br>E001<br>E002      |   |



### 8086 Memory

### Memory Address Decoding

- The processor can usually address a memory space that is much larger than the memory space covered by an individual memory chip.
- In order to splice a memory device into the address space of the processor, decoding is necessary.
- For example, the 8086 issues 20-bit addresses for a total of 1MB of memory address space.
- However, the BIOS on a 2716 EPROM has only 2KB of memory and 11address pins.
- A decoder can be used to decode the additional 9 address pins and allow the EPROM to be
- placed in any 2KB section of the 1MB address space.

#### NAND Decoder Example Data Bus Address Bus A19 A<sub>18</sub> 2716 $A_{17}$ (2K X 8) A<sub>16</sub> **EPROM** A15 CS A<sub>14</sub> A13 A12 RD of 8088/86 Or MRDC bus signal. IO/M Logic 0 when A<sub>11</sub> through A<sub>19</sub> are all 1.

### NAND Decoder Example

 To determine the address range that a device is mapped into



- NAND gate decoders are not often used
  - Large fan-in NAND gates are not efficient
  - Multiple NAND gate IC's might be required to perform such decoding
  - o Rather the 3-to-8 Line Decoder (74LS138) is more common.

# 3 to 8 Line decoder with 8-bit Memory Interface



The EPROMs cover a 64KB section of memory.

### Dual 2-to-4 Line Decoder

74LS139 is a dual 2-to-4 line decoder



### Dual 2-to-4 Line Decoder

|   | Inputs | , | Outputs          |                  |                           |                  |  |  |  |  |  |  |  |
|---|--------|---|------------------|------------------|---------------------------|------------------|--|--|--|--|--|--|--|
| E | В      | A | $\overline{Y_0}$ | $\overline{Y_1}$ | $\overline{\mathbf{Y}_2}$ | $\overline{Y_3}$ |  |  |  |  |  |  |  |
| 0 | 0      | 0 | 0                | 1                | 1                         | 1                |  |  |  |  |  |  |  |
| 0 | 0      | 1 | 1                | 0                | 1                         | 1                |  |  |  |  |  |  |  |
| 0 | 1      | 0 | 1                | 1                | 0                         | 1                |  |  |  |  |  |  |  |
| 0 | 1      | 1 | 1                | 1                | ı                         | 0                |  |  |  |  |  |  |  |
| ١ | X      | X | 1                | 1                | 1                         | 1                |  |  |  |  |  |  |  |

# 8086 8-Bit Memory Interface

The memory system "sees" the 8086 as a device with:

- o 20 address connections  $(A_{19} \text{ to } A_0)$ .
- 8 data bus connections (AD<sub>7</sub> to AD<sub>0</sub>).
- o 3 control signals:  $\overline{IO}/M$ ,  $\overline{RD}$ , and  $\overline{WR}$ .

# 8086 8-Bit Memory Interface

- The EPROM interface uses a 74LS138 (3-to-8 line decoder) plus 8 2732 (4K X 8) EPROMs.
- The EPROM will also require the generation of a wait state.
  - The EPROM has an access time of 450ns.
  - o The 74LS138 requires 12ns to decode.
  - The 8086 runs at 5MHz and only allows 460ns for memory to access data.
  - A wait state adds 200ns of additional time

### 8086 8-Bit Memory



# 8-Bit Memory Interface using 2 to 4 Line Decoder

#### The Dual 2-to-4 Line Decoder (74LS139)

Another decoder that finds some application is the 74LS139 dual 2-to-4 line decoder. Figure 10–16 illustrates both the pin-out and the truth table for this decoder. The 74LS139 contains two separate 2-to-4 line decoders—each with its own address, enable, and output connections.

A more complicated decoder using the 74LS139 decoder appears in Figure 10–17. This circuit uses a  $128K \times 8$  EPROM (271000) and a  $128K \times 8$  SRAM (621000). The EPROM is decoded at memory locations E0000H–FFFFFH and the SRAM is decoded at addresses 00000H–1FFFFH. This is fairly typical of a small embedded system, where the EPROM is located at the top of the memory space and the SRAM at the bottom.

Output  $\overline{Y0}$  of decoder U1A activates the SRAM whenever address bits  $A_{17}$  and  $A_{18}$  are both logic 0s if the IO/ $\overline{M}$  signal is a logic 0 and address line  $A_{19}$  is a logic 0. This selects the SRAM for any address between 00000H and 1FFFFH. The second decoder (U1B) is slightly more complicated because the NAND gate (U4B) selects the decoder when IO/ $\overline{M}$  is a logic 0 while  $A_{19}$  is a logic 1. This selects the EPROM for addresses E0000H through FFFFFH.

#### 8-Bit Memory Interface using 2 to 4 Line Decoder



35

### Simplified Solution

THE INTEL MICROPROCESSORS



FIGURE 10–17 A sample memory system constructed with a 74HCT139.

### Address Range

|       | Address | Chip Address |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     |     |              |     |
|-------|---------|--------------|----|----|----|----|----|----|----|----|----|-----|-----|-----|-----|-----|-----|-----|-----|--------------|-----|
|       | Range   | A0           | A1 | A2 | А3 | A4 | A5 | A6 | A7 | A8 | A9 | A10 | A11 | A12 | A13 | A14 | A15 | A16 | A17 | Input<br>A18 | A19 |
| SRAM  | 00000H  | 0            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00001H  | 1            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00002H  | 0            | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00003H  | 1            | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00004H  | 0            | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00005H  | 1            | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00006H  | 0            | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00007H  | 1            | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00008H  | 0            | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       | 00009H  | 1            | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0            | 0   |
|       |         |              |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     | 0   | 0            | 0   |
|       | 1FFFFH  | 1            | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0            | 0   |
|       | E000H   | 0            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       | E0001H  | 1            | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       | E0002H  | 0            | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       | E0003H  | 1            | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       | E0004H  | 0            | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
| EPROM | E0005H  | 1            | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       | E0006H  | 0            | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       | E0007H  | 1            | 1  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       | E0008H  | 0            | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       | E0009H  | 1            | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 0  | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1            | 1   |
|       |         |              |    |    |    |    |    |    |    |    |    |     |     |     |     |     |     |     | 1   | 1            | 1   |
|       | FFFFFH  | 1            | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1  | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1            | 1   |

### 16-Bit Memory

- The data bus is 16-bitswide.
- o M/IO (8086/80186)
- $\circ$   $\overline{BHE}$ , Bus High Enable, control signal is added.
- o Address pin  $A_0$  (or  $\overline{BLE}$ , Bus Low Enable) is used differently.
- The 16-bit data bus presents a new problem:
  - The microprocessor must be able to read and write data to any 16-bit location in addition to any 8-bit location.

### 16-Bit Memory

The data bus and memory are divided into banks:



BHE and BLE are used to select one or both:

| BHE | BLE | Function                                |
|-----|-----|-----------------------------------------|
| 0   | 0   | Both banks enabled for 16-bit transfer  |
| 0   | 1   | High bank enabled for an 8-bit transfer |
| 1   | 0   | Low bank enabled for an 8-bit transfer  |
| 1   | 1   | No banks selected                       |

### 16-Bit Memory

- Bank selection can be accomplished in two ways:
  - o Separate write decoders for each bank (which drive  $\overline{CS}$ ).
  - A separate write signal (strobe) to each bank (which drive  $\overline{WE}$ ).

Note that 8-bit read requests in this scheme are handled by the microprocessor (it selects the bits it wants to read from the 16-bits on the bus).

- It does not seem to be a big difference between these methods.
- Note in either method that A<sub>0</sub> does not connect to memory and bus wire A<sub>1</sub> connects to memory pin A<sub>0</sub>, A<sub>2</sub> to A<sub>1</sub>, etc.



### Address Range

|                                |               |            |                   |      |     |    |    |    |    |    |     |       |         |      |     |     |     |     |     |     | Α   | В     | С   |
|--------------------------------|---------------|------------|-------------------|------|-----|----|----|----|----|----|-----|-------|---------|------|-----|-----|-----|-----|-----|-----|-----|-------|-----|
|                                | Chip          | MP         | ODD/EVEN          | BANK | - 4 |    |    |    |    |    |     | dress | Chip Ad | - 30 |     |     |     |     | )   | 9   | A   | Input |     |
|                                | Address Range | (44,44(5)) | The second second | AO   | A1  | A2 | A3 | A4 | A5 | A6 | A7  | A8    | A9      | A10  | A11 | A12 | A13 | A14 | A15 | A16 | A17 | 100   | A19 |
|                                | 0000Н         | 00000H     | EVEN              | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 0   |
| CHIP-1 for<br>ODD/EVEN         | 0000H         | 00001H     | ODD               | 1    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 0   |
|                                | FFFFH         | 1FFFEH     | EVEN              | 0    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0     | 0   |
| Bank                           | FFFFH         | 1FFFFH     | ODD               | 1    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0     | 0   |
| CHIP-2 for<br>ODD/EVEN<br>Bank | 0000H         | 20000H     | EVEN              | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0     | 0   |
|                                | 0000H         | 20001H     | ODD               | 1    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 0     | 0   |
|                                | FFFFH         | 3FFFEH     | EVEN              | 0    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0     | 0   |
|                                | FFFFH         | 3FFFFH     | ODD               | 1    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 0     | 0   |
| CHIP-3 for<br>ODD/EVEN<br>Bank | 0000Н         | 40000H     | EVEN              | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1     | 0   |
|                                | 0000Н         | 40001H     | ODD               | 1    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 1     | 0   |
|                                | FFFFH         | SFFFEH     | EVEN              | 0    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 1     | 0   |
|                                | FFFFH         | SFFFFH     | ODD               | 1    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 1     | 0   |
| CHIP-4 for<br>ODD/EVEN<br>Bank | 0000H         | 60000H     | EVEN              | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1     | 0   |
|                                | 0000H         | 60001H     | ODD               | 1    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1     | 0   |
|                                | FFFFH         | 7FFFEH     | EVEN              | 0    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1     | 0   |
|                                | FFFFH         | 7FFFFH     | ODD               | 1    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1     | 0   |
|                                | 0000H         | 80000H     | EVEN              | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 1   |
| CHIP-5 for                     | 0000H         | 80001H     | ODD               | 1    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 0   | 0     | 1   |
| ODD/EVEN                       | FFFFH         | 9FFFEH     | EVEN              | 0    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0     | 1   |
| Bank                           | FFFFH         | 9FFFFH     | ODD               | 1    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 0   | 0     | 1   |
|                                |               |            |                   |      |     |    |    | -  |    |    | - 5 |       |         |      |     |     |     |     |     |     |     |       | 53  |
|                                |               |            |                   |      |     |    |    |    |    |    |     |       |         |      |     | - 1 |     |     | - 1 |     |     |       | 32  |
|                                |               |            |                   |      |     |    |    |    |    |    |     |       |         |      |     | , J |     |     | - 4 |     |     |       | 53  |
|                                |               |            |                   |      |     |    |    |    |    |    | 49  | Ļ,    |         |      |     |     |     |     |     | ,   |     |       | 53  |
|                                | 0000Н         | E0000H     | EVEN              | 0    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1     | 1   |
| CHIP-8 for                     | 0000Н         | E0001H     | ODD               | 1    | 0   | 0  | 0  | 0  | 0  | 0  | 0   | 0     | 0       | 0    | 0   | 0   | 0   | 0   | 0   | 0   | 1   | 1     | 1   |
| ODD/EVEN                       | FFFFH         | FFFFEH     | EVEN              | 0    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1     | 1   |
| Bank                           | FFFFH         | FFFFFH     | ODD               | 1    | 1   | 1  | 1  | 1  | 1  | 1  | 1   | 1     | 1       | 1    | 1   | 1   | 1   | 1   | 1   | 1   | 1   | 1     | 1   |



### Referenc

e

• Brey, B.B., 2009. The Intel microprocessors: 8086/8088, 80186/80188, 80286, 80386, 80486, Pentium, Pentium Pro processor, Pentium II, Pentium III, Pentium 4, and Core2 with 64-bit extensions: architecture, programming, and interfacing. Pearson Education India.